Imec demonstrates InP chiplet integration on 300 mm RF silicon interposer
Presenting results at IEDM 2024, the institute reports hetero-integration of InP chiplets with 0.1 dB insertion loss at 140 GHz, and says it is making the interposer platform available to partners for prototyping
The research and innovation hub imec has presented results in the hetero-integration of InP chiplets on a 300 mm RF silicon interposer at the IEEE International Electron Devices Meeting (IEDM) 2024.
According to the institute, the chiplets’ integration comes with a negligible 0.1 dB insertion loss at 140 GHz. In addition, researchers report zero performance degradation upon assembly of a two-stage InP power amplifier. Imec says it is the first to achieve this, marking a significant milestone in developing compact, energy-efficient modules for above 100 GHz communication and radar sensing.
To meet the demand for faster data transfer, increased bandwidth, and advanced imaging, next-generation communication and (radar) sensing systems must utilise higher frequency bands. This shift requires compact, cost-optimised, and energy-efficient components that operate at higher speeds and deliver more output power than current technologies.
Imec believes that heterogeneous III-V/silicon-CMOS technology is a promising path forwards, with InP showing particular potential thanks to its high gain and power efficiency at mmWave and sub-THz frequencies. However, current InP technology has several drawbacks that limit its application to niche markets, such as the use of small-sized wafers and processing via E-beam lithography, while a large portion of the design area is occupied by passives and gold-based backends.
“By using InP only where its unmatched performance is essential, imec is paving the way toward scalable, cost-effective mmWave and sub-THz solutions. This is where a chiplet approach becomes essential,” explains Siddhartha Sinha, a principal member of technical staff at imec.
Building on its silicon interposer technology, imec says it has adapted its expertise in 2.5 technology to enable next-generation RF applications, delivering ultra-low loss and compact integration for mmWave and sub-THz signals.
Sinha adds: “Silicon interposer technology has been pivotal for digital and HPC use cases. Imec has extensive expertise in developing the underlying enablers, such as scaled micro-bumps, high-aspect-ratio TSVs, and multi-layer Cu damascene routing to meet these applications’ high-density routing needs. And leveraging this knowledge, we have now adapted silicon interposer technology to suit RF applications by adding small, high-performance InP chiplets using CMOS-like processes.”
Imec’s RF interposer adds low-loss RF layers on top of a digital interposer to route mmWave signals. Utilising small-footprint interconnects with a 40 µm flip-chip pitch, the passive interconnects between the InP chiplets and the RF interposer show a 0.1 dB insertion loss at 140 GHz – which is negligible, the researchers say. In addition, a two-stage InP power amplifier demonstrates excellent performance with no degradation observed after assembly, validating the effectiveness of the InP chiplet approach, they add.
Building on the results presented at IEDM, imec researchers continue to explore further interposer advancements as part of a broader programme to make InP compatible with CMOS processing modules and toolsets.
“In addition to developing a demonstrator for mmWave phased arrays and radar applications, we aim to further shrink the size of the InP chiplets while preserving their superior RF performance,” said Sinha. “We also plan to add new silicon RF interposer features to the platform, including passives like inductors and MIMCAPs, as well as TSV integration and wafer thinning. At the same time, we’re making the platform available to partners for prototyping, allowing them to experiment with imec’s RF interposer R&D platform.”
Image credit: imec